A 2.2 GHz -242 dB-FOM 4.2 mW ADC-PLL Using Digital Sub-Sampling Architecture | IEEE Journals & Magazine | IEEE Xplore