Abstract:
CTDSMs operated in the incremental mode can achieve sample-by-sample conversion in a power efficient manner, while relaxing the requirements of the buffer driving the ADC...Show MoreMetadata
Abstract:
CTDSMs operated in the incremental mode can achieve sample-by-sample conversion in a power efficient manner, while relaxing the requirements of the buffer driving the ADC. This work gives simple expressions for quantization and thermal noise of an incremental CTDSM. These are used to design a two channel incremental CTDSM that achieves a bandwidth of 6 6 kHz/channel. The ADC, designed in a 180nm CMOS process, achieves 85.1dB SNDR while consuming 55uW/channel from a 1.8 V supply.
Published in: 2016 29th International Conference on VLSI Design and 2016 15th International Conference on Embedded Systems (VLSID)
Date of Conference: 04-08 January 2016
Date Added to IEEE Xplore: 17 March 2016
Electronic ISBN:978-1-4673-8700-2
Electronic ISSN: 2380-6923