A 20-Gb/s half-rate 4:1 multiplexer with multiphase clock architecture in 40-nm CMOS technology | IEEE Conference Publication | IEEE Xplore