A 4mW wide bandwidth ring-based fractional-n DPLL with 1.9psrms integrated-jitter | IEEE Conference Publication | IEEE Xplore