A 25-Gb/s FIR equalizer based on highly linear all-pass delay-line stages in 28-nm LP CMOS | IEEE Conference Publication | IEEE Xplore