A SCA-resistant processor architecture based on random delay insertion | IEEE Conference Publication | IEEE Xplore