A 10 Gb/s hybrid PLL-based forwarded clock receiver in 65-nm CMOS | IEEE Conference Publication | IEEE Xplore