40nm offset spacer process optimization to improve device stability and mismatch | IEEE Conference Publication | IEEE Xplore