Mismatch in high-K metal gate process analog design | IEEE Conference Publication | IEEE Xplore