A high throughput configurable partially-parallel decoder architecture for Quasi-Cyclic Low-Density Parity-Check Codes | IEEE Conference Publication | IEEE Xplore