A 600µA 32 kHz input 960 MHz output CP-PLL with 530ps integrated jitter in 28nm FD-SOI process | IEEE Conference Publication | IEEE Xplore