Channel engineering using B/sub 10/H/sub 14/ ion implantation for low Vth and high SCE immunity of buried-channel PMOSFETs in 4-Gbit DRAMs and beyond | IEEE Conference Publication | IEEE Xplore