A 512-kb 1-GHz 28-nm partially write-assisted dual-port SRAM with self-adjustable negative bias bitline | IEEE Conference Publication | IEEE Xplore