Cascode configuration as a substitute to LDE MOSFET for improved electrical mismatch performance | IEEE Conference Publication | IEEE Xplore

Scheduled Maintenance: On Tuesday, May 20, IEEE Xplore will undergo scheduled maintenance from 1:00-5:00 PM ET (6:00-10:00 PM UTC). During this time, there may be intermittent impact on performance. We apologize for any inconvenience.

Cascode configuration as a substitute to LDE MOSFET for improved electrical mismatch performance


Abstract:

The work presented in this paper investigates the possibility of replacing a Lateral Drain Extended MOS (LDEMOS) SOI transistors by a cascode configuration to improve the...Show More

Abstract:

The work presented in this paper investigates the possibility of replacing a Lateral Drain Extended MOS (LDEMOS) SOI transistors by a cascode configuration to improve the electrical mismatch performance. The cascode connection of two MOS devices is known to sustain as high drain voltage as LDEMOS SOI transistors and offers the same mismatch robustness of Silicon On Insulator (SOI) MOS transistors. The individual mismatch constants associated to Vt (iAΔvt), β (iAΔβ/β) and Id (iAΔId/Id) for the presented cascode configuration are shown to have similar values to those reported for individual MOS devices.
Date of Conference: 24-27 March 2014
Date Added to IEEE Xplore: 23 June 2014
ISBN Information:

ISSN Information:

Conference Location: Udine, Italy

Contact IEEE to Subscribe

References

References is not available for this document.