A 0.1–1.5 GHz all-digital phase inversion delay-locked loop | IEEE Conference Publication | IEEE Xplore