Loading [MathJax]/extensions/MathZoom.js
Relational STE and theorem proving for formal verification of industrial circuit designs | IEEE Conference Publication | IEEE Xplore

Relational STE and theorem proving for formal verification of industrial circuit designs


Abstract:

Model checking by symbolic trajectory evaluation, orchestrated in a flexible functional-programming framework, is a well-established technology for correctness verificati...Show More

Abstract:

Model checking by symbolic trajectory evaluation, orchestrated in a flexible functional-programming framework, is a well-established technology for correctness verification of industrial-scale circuit designs. Most verifications in this domain require decomposition into subproblems that symbolic trajectory evaluation can handle, and deductive theorem proving has long been proposed as a complement to symbolic trajectory evaluation to enable such compositional reasoning. This paper describes an approach to verification by symbolic simulation, called Relational STE, that raises verification properties to the purely logical level suitable for compositional reasoning in a theorem prover. We also introduce a new deductive theorem prover, called Goaled, that has been integrated into Intel's Forte verification framework for this purpose. We illustrate the effectiveness of this combination of technologies by describing a general framework, accessible to non-experts, that is widely used for verification and regression validation of integer multipliers at Intel.
Date of Conference: 20-23 October 2013
Date Added to IEEE Xplore: 09 December 2013
Electronic ISBN:978-0-9835678-3-7
Conference Location: Portland, OR, USA

Contact IEEE to Subscribe

References

References is not available for this document.