Radiation Tolerance of Devices and Circuits in a 3D Technology Based on the Vertical Integration of Two 130-nm CMOS Layers | IEEE Journals & Magazine | IEEE Xplore