A 500-MHz 4-Mb CMOS pipeline-burst cache SRAM with point-to-point noise reduction coding I/O | IEEE Journals & Magazine | IEEE Xplore