10–315-MHz Cascaded Hybrid Phase-Locked Loop for Pixel Clock Generation | IEEE Journals & Magazine | IEEE Xplore