A reconfigurable distributed all-digital clock generator core with SSC and skew correction in 22nm high-k tri-gate LP CMOS | IEEE Conference Publication | IEEE Xplore