High rate (3, k) regular LDPC encoder architecture | IEEE Conference Publication | IEEE Xplore