Data transactions on system-on-chip bus using AXI4 protocol | IEEE Conference Publication | IEEE Xplore

Data transactions on system-on-chip bus using AXI4 protocol


Abstract:

Advanced microcontroller bus architecture (AMBA) protocol family provides metric-driven verification of protocol compliance, enabling comprehensive testing of interface i...Show More

Abstract:

Advanced microcontroller bus architecture (AMBA) protocol family provides metric-driven verification of protocol compliance, enabling comprehensive testing of interface intellectual property (IP) blocks and system-on-chip (SoC) designs. The AMBA advanced extensible interface 4 (AXI4) update to AMBA AXI3 includes the following: support for burst lengths up to 256 beats, updated write response requirements, removal of locked transactions and AXI4 also includes information on the interoperability of components. AMBA AXI4 protocol system supports 16 masters and 16 slaves interfacing. This paper presents a project aimed to do data transactions on SoC bus using AMBA AXI4 protocol modeled in Verilog hardware description language (HDL) and simulation results for read and write operation of data and address are shown in Verilog compiler simulator (VCS) tool. The operating frequency is set to 100MHz. Two test cases are run to perform multiple read and multiple write operations. To perform single read operation module takes 160ns and for single write operation it takes 565ns.
Date of Conference: 15-17 December 2011
Date Added to IEEE Xplore: 16 January 2012
ISBN Information:
Conference Location: Sivakasi, India

Contact IEEE to Subscribe

References

References is not available for this document.