Automatic SoC Level Test Path Synthesis Based on Partial Functional Models | IEEE Conference Publication | IEEE Xplore

Automatic SoC Level Test Path Synthesis Based on Partial Functional Models


Abstract:

While system level test was a topic of extremely high interest during the last decades, the cost of the test program development was continuously growing. The restricted ...Show More

Abstract:

While system level test was a topic of extremely high interest during the last decades, the cost of the test program development was continuously growing. The restricted capabilities of Boundary Scan (BS) with respect of such modern challenges as dynamic (timing-accurate), at-speed and high speed testing as well as in-system diagnosis of functional failures create considerable troubles for test engineers in production environments. In this paper, we propose a general modeling methodology for automatic test path synthesis for microprocessor SoC-based systems, that drastically reduces the cost of the test program. The new automation methodology forms a complementary solution to traditional boundary scan by overcoming its weaknesses at no investment into system design process.
Date of Conference: 20-23 November 2011
Date Added to IEEE Xplore: 29 December 2011
ISBN Information:

ISSN Information:

Conference Location: New Delhi, India

Contact IEEE to Subscribe

References

References is not available for this document.