A 1.5-bit pipelined stage with time-interleaved dual-pipeline architecture used in SHA-less pipelined ADC | IEEE Conference Publication | IEEE Xplore