Optimization of pitch-split double patterning phoresist for applications at the 16nm node | IEEE Conference Publication | IEEE Xplore