A 550µW 10b 40MS/s SAR ADC with multistep addition-only digital error correction | IEEE Conference Publication | IEEE Xplore

A 550µW 10b 40MS/s SAR ADC with multistep addition-only digital error correction


Abstract:

A speed-enhanced 10b asynchronous SAR ADC with multistep addition-only digital error correction (ADEC) is presented in this paper. Three virtually divided sub-DACs have a...Show More

Abstract:

A speed-enhanced 10b asynchronous SAR ADC with multistep addition-only digital error correction (ADEC) is presented in this paper. Three virtually divided sub-DACs have a 0.5 LSB over-range between stages owing to additional decision phases incorporating DAC rearrange only. These redundancies make it possible to guarantee 10b linearity with a 37% speed enhancement under a 4b-accurate DAC settling condition at MSB decision. A prototype ADC was implemented in CMOS 0.13µm technology. The chip consumes 550µW and achieves a 50.6dB SNDR at 40MS/s under a 1.2V supply. The figure-of-merit (FOM) is 42fJ/conv-step.
Date of Conference: 19-22 September 2010
Date Added to IEEE Xplore: 01 November 2010
ISBN Information:

ISSN Information:

Conference Location: San Jose, CA, USA

Contact IEEE to Subscribe

References

References is not available for this document.