Symmetrical buffer placement in clock trees for minimal skew immune to global on-chip variations | IEEE Conference Publication | IEEE Xplore