1.8 V CMOS low noise CPPLL design | IEEE Conference Publication | IEEE Xplore