A novel, low-power array multiplier architecture | IEEE Conference Publication | IEEE Xplore