A scalable halftoning coprocessor architecture | IEEE Conference Publication | IEEE Xplore