Graph modeling of parallelism in superscalar architecture-a case study of HP PA-RISC microprocessor | IEEE Conference Publication | IEEE Xplore