A 1 MB Cache Subsystem Prototype With 1.8 ns Embedded DRAMs in 45 nm SOI CMOS | IEEE Journals & Magazine | IEEE Xplore