Loading [a11y]/accessibility-menu.js
45nm High-k + metal gate strain-enhanced transistors | IEEE Conference Publication | IEEE Xplore

45nm High-k + metal gate strain-enhanced transistors


Abstract:

Two key process features that are used to make 45 nm generation metal gate + high-k gate dielectric CMOS transistors are highlighted in this paper. The first feature is t...Show More

Abstract:

Two key process features that are used to make 45 nm generation metal gate + high-k gate dielectric CMOS transistors are highlighted in this paper. The first feature is the integration of stress-enhancement techniques with the dual metal-gate + high-k transistors. The second feature is the extension of 193 nm dry lithography to the 45 nm technology node pitches. Use of these features has enabled industry-leading transistor performance and the first high volume 45 nm high-k + metal gate technology.
Date of Conference: 17-19 June 2008
Date Added to IEEE Xplore: 05 August 2008
ISBN Information:

ISSN Information:

Conference Location: Honolulu, HI, USA

Contact IEEE to Subscribe

References

References is not available for this document.