FPGA Implementation(s) of a Scalable Encryption Algorithm | IEEE Journals & Magazine | IEEE Xplore

FPGA Implementation(s) of a Scalable Encryption Algorithm


Abstract:

SEA is a scalable encryption algorithm targeted for small embedded applications. It was initially designed for software implementations in controllers, smart cards, or pr...Show More

Abstract:

SEA is a scalable encryption algorithm targeted for small embedded applications. It was initially designed for software implementations in controllers, smart cards, or processors. In this letter, we investigate its performances in field-programmable gate array (FPGA) devices. For this purpose, a loop architecture of the block cipher is presented. Beyond its low cost performances, a significant advantage of the proposed architecture is its full flexibility for any parameter of the scalable encryption algorithm, taking advantage of generic VHDL coding. The letter also carefully describes the implementation details allowing us to keep small area requirements. Finally, a comparative performance discussion of SEA with the advanced encryption standard Rijndael and (a cipher purposed for efficient FPGA implementations) is proposed. It illustrates the interest of platform/context-oriented block cipher design and, as far as SEA is concerned, its low area requirements and reasonable efficiency.
Page(s): 212 - 216
Date of Publication: 31 January 2008

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.