Massively parallel array processor for logic, fault, and design error simulation | IEEE Conference Publication | IEEE Xplore