Abstract:
A hardware structure of floating-point unit (FPU) is presented. Four operations are supported, including: multiply-add-fused (MAF) operation A + (BtimesC), division, squa...Show MoreMetadata
Abstract:
A hardware structure of floating-point unit (FPU) is presented. Four operations are supported, including: multiply-add-fused (MAF) operation A + (BtimesC), division, square-root operation, and conversion between fixed-point and floating-point numbers. The whole architecture is fully compliant with the IEEE 754 standard. In the MAF unit, the throughput is one operation per cycle, and the instructions are executed in three pipeline stages. Besides, rounding and denormalized inputs and outputs can be one-fly processed with little additional latency introduced. Radix-4 SRT iteration algorithms for both divides and square-root operations are used. A standard cell implementation for single precision calculation based on SMIC 0.18 mum CMOS technology has achieved
Published in: 2005 6th International Conference on ASIC
Date of Conference: 24-27 October 2005
Date Added to IEEE Xplore: 03 April 2006
Print ISBN:0-7803-9210-8