A 2-6 GHz CMOS factorial delay locked loop dedicated to multi-standard frequency synthesis | IEEE Conference Publication | IEEE Xplore