A high speed BIST architecture for DDR-SDRAM testing | IEEE Conference Publication | IEEE Xplore

A high speed BIST architecture for DDR-SDRAM testing


Abstract:

In this paper, we propose a high speed built-in self-test (BIST) design which can support the at-speed testing for DDR or DDR2 SDRAM. We use the pipeline strategy togethe...Show More

Abstract:

In this paper, we propose a high speed built-in self-test (BIST) design which can support the at-speed testing for DDR or DDR2 SDRAM. We use the pipeline strategy together with several special design techniques to achieve the high speed requirement. A scheme is developed which can efficiently solve the problem of different execution cycles of DDR or DDR2 SDRAM's commands and can generate a compact test sequence for the desired March algorithm(s). Our BIST can support single or multiple March algorithms. With the single algorithm design extremely high speed around 833 MHz is achieved using the TSMC 0.18/spl mu/m technology. For the multiple-algorithms design, our design can still satisfy the speed requirement of DDR2 memory even with the 3 most complex March algorithms. Our experiment also shows that if only DDR memory testing is required, then more than 30 March algorithms can be integrated into our BIST design.
Date of Conference: 03-05 August 2005
Date Added to IEEE Xplore: 06 September 2005
Print ISBN:0-7695-2313-7
Print ISSN: 1087-4852
Conference Location: Taipei, Taiwan

Contact IEEE to Subscribe

References

References is not available for this document.