A 0.4-V high-speed, long-retention-time DRAM array with 12-F/sup 2/ twin cell | IEEE Conference Publication | IEEE Xplore