Time borrowing and clock skew scheduling effects on multi-phase level-sensitive circuits | IEEE Conference Publication | IEEE Xplore