Loading [a11y]/accessibility-menu.js
Iterative decoder architectures | IEEE Journals & Magazine | IEEE Xplore

Iterative decoder architectures


Abstract:

Implementation constraints on iterative decoders applying message-passing algorithms are investigated. Serial implementations similar to traditional microprocessor datapa...Show More

Abstract:

Implementation constraints on iterative decoders applying message-passing algorithms are investigated. Serial implementations similar to traditional microprocessor datapaths are compared against architectures with multiple processing elements that exploit the inherent parallelism in the decoding algorithm. Turbo codes and low-density parity check codes, in particular, are evaluated in terms of their suitability for VLSI implementation in addition to their bit error rate performance as a function of signal-to-noise ratio. It is necessary to consider efficient realizations of iterative decoders when area, power, and throughput of the decoding implementation are constrained by practical design issues of communications receivers.
Published in: IEEE Communications Magazine ( Volume: 41, Issue: 8, August 2003)
Page(s): 132 - 140
Date of Publication: 31 August 2003

ISSN Information:


Contact IEEE to Subscribe

References

References is not available for this document.