Highly stable 65 nm node (CMOS5) 0.56 /spl mu/m/sup 2/ SRAM cell design for very low operation voltage | IEEE Conference Publication | IEEE Xplore