A 10 mW, 4 GHz CMOS phase-locked loop with dual-mode tuning technique and partly-integrated loop filter | IEEE Conference Publication | IEEE Xplore