A table reduction technique for logarithmically architected digital filters | IEEE Journals & Magazine | IEEE Xplore

A table reduction technique for logarithmically architected digital filters


Abstract:

The logarithmic number system (LNS) has been shown to offer high speed and precision metrics. Unfortunately, in practice, its precision is limited by the addressing space...Show More

Abstract:

The logarithmic number system (LNS) has been shown to offer high speed and precision metrics. Unfortunately, in practice, its precision is limited by the addressing space of high-speed semiconductor memory. An algorithm is presented which significantly reduces this memory requirement. As a result, both high speeds and precision can be obtained using the existing ECL, HMOS, or bipolar hardware.
Page(s): 718 - 719
Date of Publication: 30 June 1985
Print ISSN: 0096-3518

Contact IEEE to Subscribe

References

References is not available for this document.