Design of a Low-Jitter 5.4 Gbps Half-Rate Clock and Data Recovery Circuit for eDP Application | IEEE Conference Publication | IEEE Xplore