Worst-case static noise margin criteria for logic circuits and their mathematical equivalence | IEEE Journals & Magazine | IEEE Xplore