Chipletizer: Repartitioning SoCs for Cost-Effective Chiplet Integration | IEEE Conference Publication | IEEE Xplore

Chipletizer: Repartitioning SoCs for Cost-Effective Chiplet Integration


Abstract:

The stagnation of Moore’s law stimulates the concept of breaking monolithic chips into smaller chiplets. However, tactic design partitioning remains an unaddressed issue ...Show More

Abstract:

The stagnation of Moore’s law stimulates the concept of breaking monolithic chips into smaller chiplets. However, tactic design partitioning remains an unaddressed issue despite its crucial role in chip product cost reduction. In this paper, we propose Chipletizer, a framework to guide the design partitioning for those who would benefit from chiplet reuse across a line of SoC products. The proposed generic framework supports the repartitioning of multiple SoCs into reusable chiplets economically and efficiently with user-specified parameters. Experimental results show that, compared with existing partitioning strategies, our proposed framework achieves notable cost improvement on realistic products with acceptable power and latency overheads.
Date of Conference: 22-25 January 2024
Date Added to IEEE Xplore: 25 March 2024
ISBN Information:

ISSN Information:

Conference Location: Incheon, Korea, Republic of

Funding Agency:


Contact IEEE to Subscribe

References

References is not available for this document.