Accurate Layout-Dependent Effect Model in 10 nm-Class DRAM Process Using Area-Efficient Array Test Circuits | IEEE Journals & Magazine | IEEE Xplore