Loading [a11y]/accessibility-menu.js
A Review of Low-Power Static Random Access Memory (SRAM) Designs | IEEE Conference Publication | IEEE Xplore

A Review of Low-Power Static Random Access Memory (SRAM) Designs


Abstract:

The growing demand for low-power static random access memory (SRAM) cells in Internet of Things (IoT) devices has led to the development of various SRAM cell topologies t...Show More

Abstract:

The growing demand for low-power static random access memory (SRAM) cells in Internet of Things (IoT) devices has led to the development of various SRAM cell topologies that minimize power consumption while maintaining performance and stability. In this paper, we have analyzed various SRAM designs based on different parameters, such as power dissipation, delay, area, energy, and stability. It is observed that 6T SRAM cell, consisting of six transistors, is the most widely used topology due to its simplicity and low area requirements. However, larger cells such as 8T,9T, and 10T have been developed to improve stability and reduce power consumption, although they require more area. It has been observed8 T work better for read delay while 9T works better for 9 Scaling down SRAM cells to smaller feature sizes presents challenges in maintaining stability and reliability while minimizing power consumption.
Date of Conference: 07-08 April 2023
Date Added to IEEE Xplore: 29 May 2023
ISBN Information:
Conference Location: Kalyani, India

Contact IEEE to Subscribe

References

References is not available for this document.