A 6 MHz-130 MHz DLL with a fixed latency of one clock cycle delay | IEEE Conference Publication | IEEE Xplore